Hardware/Software Co-design Approach for an ADALINE Based Adaptive Control System

Shouling He
Department of Electrical and Computer Engineering, Penn State Erie, Erie, PA 16563
Email: sxh63@psu.edu

Xuping Xu
Department of Electrical and Computer Engineering, Penn State Erie, Erie, PA 16563
Email: Xuping-Xu@psu.edu

Abstract—In this paper, we report some results on hardware and software co-design of an adaptive linear neuron (ADALINE) based control system. A discrete-time Proportional-Integral-Derivative (PID) controller is designed based on the mathematical model of the plant. The parameters of the plant model are identified on-line by an ADALINE neural network. In order to efficiently and economically implement the designed control system, a Field Programmable Gate Array (FPGA) chip is employed to process the measured data and generate control signals. Moreover, a microprocessor is exploited to perform the core computation of the ADALINE algorithm. Throughout the paper, we design and test the control system for a permanent magnetic DC motor. Our experiment results demonstrate the effectiveness of the proposed approach. It is worth noting that the experimental bed in the present paper can also be used as a low-cost general prototype to satisfactorily test adaptive control systems, owing to the benefit of software and hardware co-design.

Index Terms — Hardware, software, ADALINE, FPGA, adaptive control.

I. INTRODUCTION

PID controllers have been widely used over the past five decades due to their simplicity, robustness, effectiveness, and applicability for a broad class of systems. Despite the numerous control design approaches that have appeared in the literature, it is estimated that nowadays PID controllers are still employed in more than 95% of industrial processes [1]. Likewise, adaptive tuning of the parameters of PID controllers in nonlinear and time-varying systems has been of great interest to control engineers. With the introduction of on-line identification of process models and momentary tuning of PID gains, particularly with some state-of-the-art parameter predictive approaches, the computational burden involved in the tuning becomes very heavy. Since a low-cost microcontroller with limited resources may not satisfy the requirements of many demanding applications, expensive and multifunctional microprocessors need to be used. Consequently, the challenges of software management and energy consumption cannot be avoided in real-time control systems.

On the other hand, with the rapid development of microelectronics, hardware design devices such as field programmable logic arrays (FPGAs) and complex programmable logic devices (CPLDs) provide possibilities of fast and easy digital implementation of controllers in embedded systems. The strength of programmable logic devices is their high speed and parallel hardware implementation structures. Particularly, due to their digital nature, they can be conveniently processed in various digital manners. Furthermore, by varying the hardware configuration during operation time without changing the number of gates and the power demand, controllers based on such hardware devices can adapt to different operating conditions. Such a feature is particularly useful for tolerance control with redundant function setups [2]. In view of these, such hardware technologies open the door for faster and more flexible control system design.

Albeit attractive, pure hardware implementation does not provide a complete solution to system design. Due to the lack of common mathematical function libraries for those hardware devices, control and system parameter identification algorithm have to be implemented in time consuming and expensive processes. Moreover, some identification and control algorithms may be better implemented serially in software. In this regard, we note that successful design of a practical control system should be characterized by the following: a fully developed adaptable and robust algorithm, efficient hardware design combined with flexible software structure.

In this paper, we introduce a system design approach based on the aforementioned algorithm and implementation guidelines. First, a PID controller is designed in discrete-time domain using the mathematical model of the physical plant. The gains of the PID controller, which are functions of the uncertain and varying parameters of the plant, are identified by an ADALINE
neural network. Second, in terms of implementation, an FPGA is used to receive and filter the digital signals measured by a sensor. The processed digital signals are sent to a microcontroller via the parallel port. In the microcontroller, an ADALINE neural network is used to estimate the plant parameters and a control signal is produced based on the estimation. The values of the generated control signal will be transferred into the corresponding Pulse-Width-Modulation (PWM) signal in the FPGA chip and sent to an actuator for the control purpose. To clearly demonstrate our hardware and software co-design approach and show its effectiveness, we design and implement a controller for a permanent magnetic DC motor throughout the paper.

The present paper is organized as follows. In Section II, we review some previous works on PID control system designs using FPGAs co-implemented with microprocessors. Then, the plant model, the controller design as well as the ADALINE algorithm are briefly introduced. Software simulation results are also given for the purpose of comparison. In Section III, the hardware implementation architecture for real-time control applications is presented. Experimental results are shown in Section IV and the advantages of hardware and software co-design approach are discussed in Section V. Finally, Section VI summarizes our research work.

II. PLANT MODELING AND CONTROLLER DESIGN

A. Previous work

Adaptive PID control systems were initially proposed by Åström in the early 1980s [3]. Since then, considerable work has been done on the adaptive tuning of gains and related parameters of PID controllers. Roughly speaking, the approaches to self-tuning of PID controller gains can be classified into two categories -- model-based tuning [4] and knowledge-based tuning [5][6]. Normally, these approaches require the knowledge of either the plant models or the plant behaviors. For example, in [6], a fuzzy logic controller was designed based on a plant model obtained by using a neural network. In such a case, the convergence of a multilayer neural network to the plant model becomes a critical issue when the environment parameters, such as frictions, temperature and pressures, are subject to continuous changes.

In the sequel, we will use an ADALINE neural network to identify the plant model. The ADALINE neural network has been proved to converge to a desired model as long as the learning rate is properly selected [7]. Numerous application examples [8][9] have shown that the algorithm can converge fast and does not need additional information or knowledge from the identified object. Furthermore, the algorithm can guarantee the cost function such as the mean square errors has no local minima in controller parameters space. When the FPGA technique is employed for the hardware and software co-design, the high-speed and parallel implementation can make the signal sampling period small enough so that the ADALINE neural network model can quickly adapt to the parameter change of a highly nonlinear and constantly varying plant.

As far as implementing PID controllers using FPGA chips is concerned, we noticed that fixed-gains PID controllers have been tested in the papers [10][11]. However, to our best knowledge, adaptively tuned PID controllers implemented using FPGAs have not been studied before.

B. Mathematical model of a DC motor

To better illustrate our hardware/software co-design approach, in the rest of the paper we will primarily focus on the controller design for a permanent magnetic DC motor. The dynamical model of the DC motor is given by the following circuit and mechanical equations [12].

\[
v_a = L_a \frac{di_a}{dt} + R_a i_a + K_v \dot{\theta} \quad (1)
\]

\[
T_m = I_m \dot{\theta} + b_m \dot{\theta} + a \times \text{sign}(\dot{\theta}) \quad (2)
\]

where the parameters and variables are defined as in Table I.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>(v_a)</td>
<td>applied armature voltage (volts)</td>
</tr>
<tr>
<td>(L_a)</td>
<td>armature inductance (H)</td>
</tr>
<tr>
<td>(i_a)</td>
<td>armature current (amp)</td>
</tr>
<tr>
<td>(R_a)</td>
<td>armature resistance (ohm)</td>
</tr>
<tr>
<td>(K_b)</td>
<td>back emf constant (volt \times second/rad)</td>
</tr>
<tr>
<td>(\theta)</td>
<td>motor shaft angle (rad)</td>
</tr>
<tr>
<td>(T_m)</td>
<td>output torque (N\times m^2)</td>
</tr>
<tr>
<td>(I_m)</td>
<td>the moment of inertia of motor &amp; load (Kg\times m^2)</td>
</tr>
<tr>
<td>(b_m)</td>
<td>viscous friction coefficient (N\times m\times second/rad)</td>
</tr>
<tr>
<td>(a)</td>
<td>static friction coefficient (N\times m)</td>
</tr>
</tbody>
</table>

The output torque \(T_m\) of the motor is proportional to the armature current \(i_a\), i.e. \(T_m = K_i \cdot i_a\). By omitting the static friction, we can derive the following transfer function from (1) and (2),

\[
G(s) = \frac{K_i}{L_a I_m s^2 + (R_a I_m + L_a b_m) s + K_v K_i + R_a b_m} \quad (3)
\]

Here we regard the applied armature voltage \(v_a\) as the input and the angular velocity \(\dot{\theta}\) of the motor shaft as the output. Now if we assume \(L_a I_m \approx 0\) and define \(\omega_0 = (K_b K_i + R_a b_m) / (R_a I_m + L_a b_m)\) and \(K = K_i / (K_b K_i + R_a b_m)\), we can simply write (3) as

\[
G(s) = \frac{K \omega_0}{s + \omega_0} \quad (4)
\]

C. PID controller design

The aim of our research work is to efficiently design a digital adaptive PID controller to control the above
DC motor. In the discrete-time domain, the transfer function of a PID controller is

\[ G(z) = K_p + \frac{z-1}{z} K_d + \frac{z}{z-1} K_i. \]  \hspace{1cm} (5)

In our setting, an optical encoder is used to measure the angular position of the motor and an FPGA chip is employed to process the number of counts within a sampling period of the control algorithm. Since a transformation is needed to convert the angular velocity of the motor to the number of counts during the sampling period, a feedback gain,

\[ H(z) = K_f, \]  \hspace{1cm} (6)

is included in the feedback path.

The resultant closed-loop control system is shown in Figure 1.

Figure 1. Closed-loop Control System

For the zero-order hold sampling of the motor plant which works in the continuous-time domain, the sampled plant model is described by its pulse-transfer operator (see [13]),

\[ G(z) = \frac{b_1 z^{-1}}{1 + a_1 z^{-1}}, \]  \hspace{1cm} (7)

where \( a_1 = e^{-\omega_0 T}, \) \( b_1 = K(1 - e^{-\omega_0 T}), \) and \( T \) is the sampling period. Since the parameters of the motor vary with time and nonlinearities, such as static friction, are not considered in the model (4), the parameters \( a_1 \) and \( b_1 \) need to be updated on-line. Combining (4), (5) and (7), to determine the poles for the closed-loop system in Figure 1, we only need to consider the roots of

\[ 1 + G_i(z)G(z)H(z) = 0 \]

i.e., the roots of

\[ (1+a_1 z^{-1})(1-z^{-1}) + K_f b_1 (a+b z^{-1} + c z^{-2}) = 0 \]  \hspace{1cm} (8)

where \( a = K_p + K_i + K_d, \) \( b = -K_p - 2K_d, \) \( c = K_d. \)

From (8), it is clear that the closed-loop poles are the roots of

\[ z^2 + (abK_f + a_1 - 1)z^2 + (bhK_f - a_1)z^2 + cbK_f = 0 \]  \hspace{1cm} (9)

We expect the poles of the discrete-time closed-loop system in Figure 1 to be within the unit circle so that the system is stable [13]. In this application, we choose the desired poles as -0.1, -0.1, and 0.5. From (9), we have

\[ \begin{align*}
(abK_f + a_1 - 1) &= 0.3, \\
(bhK_f - a_1) &= 0.09, \\
\end{align*} \]  \hspace{1cm} (10)

In view of (10), the PID controller gains can be written as functions of the motor plant parameters \( K_f, a_1, b_1. \) They are

\[ \begin{align*}
K_p &= (0.1 - a_1)/(b_1 K_f) \\
K_i &= 0.605/(b_1 K_f) \\
K_d &= -0.005/(b_1 K_f) \\
\end{align*} \]  \hspace{1cm} (11)

Based on the encoder’s performance, i.e. the number of counts per revolution, and the sampling period, the gain \( K_f \) can be decided. However, as mentioned before, the parameters \( a_1 \) and \( b_1 \) may vary with time. Hence, an ADALINE network is used to estimate them.

D. ADALINE based parameter identifier

Adaptive linear neuron technique was first introduced by Widrow and Hoff [14]. It has been widely used in the area of signal processing. Here we apply it to the parameter identification of the plant.

Without loss of generality, we use the following linear neuron model for (7),

\[ y(k) = w(k)p(k), \]  \hspace{1cm} (12)

where \( y(k) = \hat{\theta}(k), \) \( p(k) = [\hat{\theta}(k-1) u(k-1)]^T \) and \( w(k) = [a_1(k) \ b_1(k)]. \)

For each measured angular velocity of the motor at the sampling instant \( t_k = k T, \) the weights of the ADALINE network are updated,

\[ w(k + 1) = w(k) + \alpha_k \Delta w(k), \]  \hspace{1cm} (13)

so that the squared error between the estimated value from (12), \( y(k), \) and the measured data, \( y_m(k), \)

\[ E(k) = (y_m(k) - y(k))^2 \]  \hspace{1cm} (14)

is minimal.

We select the learning rate, \( \alpha_k, \) by minimizing the cost function (14) with respect to \( \alpha_k \) at each iteration [7]. From (12), (13) and (14), we have

\[ E(k+1) = E(k) + \alpha_k \Delta w(k) \frac{\partial E}{\partial w|^k} + \frac{1}{2} \alpha_k^2 \Delta w(k) \frac{\partial^2 E}{\partial (w^T)^2} \Delta w(k) \]  \hspace{1cm} (15)

The derivative of (15) with respect to \( \alpha_k \) for the cost function (14) can be shown to be

\[ \frac{dE}{d\alpha_k} = \Delta w(k) \frac{\partial E}{\partial \Delta w}|_k + \alpha_k \Delta w(k) \frac{\partial^2 E}{\partial (w^T)^2} \Delta w(k) \]  \hspace{1cm} (16)
If we set (16) equal to zero and solve for $\alpha_k$, we have

$$\alpha_k = \frac{\Delta w(k)(\partial E / \partial \omega)}{\Delta w(k)(\partial^2 E / \partial (\omega^2))}$$  \hspace{1cm} (17)

Using the steepest decent method, $\Delta w(k)$ in (13) is chosen as the gradient of the cost function with respect to the weights, $(\partial E / \partial \omega)$. Then, (17) will be

$$\alpha_k = \frac{(\partial E / \partial \omega)(\partial E / \partial \omega)}{(\partial E / \partial \omega)(\partial^2 E / \partial (\omega^2))}(\partial E / \partial \omega)$$  \hspace{1cm} (18)

By inserting (12) into (14), then the gradients of the cost function with respect to the weight vector $w$ and Hessian matrices can be derived as

$$\frac{\partial E}{\partial w} = -2Ep(k), \hspace{1cm} \frac{\partial^2 E}{\partial (w^2)} = 2p(k)p^T(k)$$  \hspace{1cm} (19)

By combining (18) and (19), and considering also $\Delta w(k) = \partial E / \partial \omega(k)$, we have the updated weight vectors as

$$w(k+1) = w(k) + E|p(k)| \frac{p^T(k)}{\beta + p^T(k)p(k)}$$  \hspace{1cm} (20)

In order to prevent the values of the vector $p(t)$ from being too small so that the updated value becomes too large, a parameter $\beta$ is added to (20),

$$w(k+1) = w(k) + E|p(k)| \frac{p^T(k)}{\beta + p^T(k)p(k)}$$  \hspace{1cm} (21)

The weights of the ADALINE network is updated in the following way: at each sampling instant, when the angular velocity, $\dot{\theta}_m(k)$, of the motor is measured, the squared error $E$ of (14) is calculated. The weight vectors in (21) will correspondingly be updated. Using the updated weight vectors and input vector, the angular velocity of the DC motor in next sampling instant can be estimated using (12).

Compared to the recursive least-squares estimator, the ADALINE algorithm eliminates the recursion of the covariance matrix of the estimates. Since the ADALINE algorithm doesn’t need to wait the covariance matrix converge when the measurements change significantly, it is more flexible to adapt to a new environment. Furthermore, it reduces the computational load caused by updating the covariance matrix.

E. Simulation results

Software simulation for the adaptive control of the permanent magnetic DC motor has been conducted using the MATLAB toolbox. The parameters $a_1$ and $b_1$ were regarded as unknown parameters for identification. The PID controller parameters $K_p$, $K_i$, and $K_d$ are obtained using (11).

The desired angular velocity of the DC motor was switched between 0RPM and 420RPM every 10 seconds. In addition, we assume the encoder can generate 64 pulses when the motor turns one revolution. Then, with 64 counts per $2\pi$ radians, we have the gain in the feedback path is $64/2\pi\approx10.2$ count/rad. Furthermore, the angular velocity of the motor will be represented in the number of counts per second. For the angular velocity of 420RPM, the number of counts per second is $420/60=450$. When the motor runs, the encoder will count the number of pulses. The control system samples the number of pulses and generates a control signal every 250 milliseconds.

The parameters of the motor model are assumed as follows. The equivalent time constant is 200 milliseconds. The gain from the voltage input to the angular velocity of the motor is 3.5 rad/second/volt. Both values are derived from the motor’s data sheet and calibrated by the measurement results. The initial weights for the adaptive ADALINE neural network were taken as $[w_1 w_2] = [0 1]$.

Simulation results of the angular velocity and the pertaining control signal are shown in Figures 2 and 3. From these figures, we can see that (1) The ADALINE algorithm can identify the model parameters within a short time. It takes about 2 seconds before the output response follows the desired trajectory. (2) We choose the poles of the closed-loop system to be at -0.1, -0.1, 0.5. When the switched input signal is changed from 0 to 450 count/second, the effect of the non-dominant poles, -0.1, can be clearly seen at the transient phase. The output response is fast. However, as time proceeds, the effect of the dominant pole $z=0.5$ becomes more pronounced and the system response becomes slower. (See Figure 2, the response of the motor angular velocity versus the time from 21 second to 23 second.)
III. HARDWARE/SOFTWARE CO-DESIGN IMPLEMENTATION

The ADALINE based adaptive control algorithm was implemented mainly by the following hardware: a SPARTAN II FPGA chip from Xilinx, Inc [15] and the PIC18F452 microcontroller from Microchip Technology, Inc [16]. The hardware design was implemented using the Xilinx Integrated Service Environment (ISE) via VHSC hardware description language (VHDL) and schematic diagrams.

Figure 4 shows the block diagram of top level hardware and software co-design implementation. Except for the ADALINE algorithm and the adaptive PID control algorithm which are implemented in the PIC18F452 microcontroller, all other functions are designed in a hardware approach and implemented on the SPARTAN II chip. In the following paragraphs, we detail these functions.

A. Logic filter design

The logic filter is constructed for the elimination of extraneous level changes at the encoder output due to mechanical vibrations caused by the motor rotation. The optical encoder provides a two-bit gray code sequence. Using an XOR gate, we can obtain the pulses as double of the original counts provided by the optical encoder.

As shown in Figure 5, instead of directly counting the pulses from the encoder, a clock of 250 KHz was used here. When the clock cycle is at the positive edge, the input from the encoder to the FPGA is checked and recorded. The recording action will repeat through 32 consecutive clock cycles. Among the 32 recorded data, if the number of ones is larger than the number of zeros, the output of the logic filter is one. Otherwise, the value of zero will be asserted. (Notice that the logic filter will incur a time delay of $32/250KHz \approx 0.1$ microsecond. If a shorter delay is required, a higher frequency clock can be applied.)

B. Sampling angular position of the motor

An 8-bit register with clock enable and asynchronous reset is used to capture the output of the 8-bit encoder counter. The desired capture period is controlled by a latch controller. It counts the number of the reduced clock cycles from 0 to 62495 (250KHz/4Hz-5=62495). Then the latch controller sends an enable signal to the 8-bit register connected to it. The register latches the number of counts sent by the encoder counter within two following clock cycles. After that, two more clock cycles are used to clear the encoder counter. Finally, the latch controller will be reset to repeat the above process.

For the hardware and software co-design implemen-
tation, since the sampling period for the adaptive PID controller is 250 microseconds (4Hz), the angular velocity of the motor is obtain by four times the output of the 8-bit register.

C. Generation of PWM signal

The PWM signal is generated when a duty cycle value is sent by the PIC18F452 microcontroller to the FPGA chip. The master clock provided by the FPGA chip drives an 8-bit binary counter. Since the binary counter rolls over to zero after counting 256 pulses, the output of the counter provides a time-base period. For the clock of 100 MHz, the time period for the binary counter to roll over is 2.56 microseconds. (The frequency is 390KHz.) While the binary counter accumulates counts from 0 to 255, the magnitude comparator checks the value of the duty cycle (sent by the microcontroller) with it. If the duty cycle value is larger than the number of counts, the output is one. Otherwise, the output is zero. Thus, the output of the magnitude comparator is the desired PWM signal.

When the measured angular velocity of the motor is sent to the PIC18F452 microcontroller through a parallel port, the ADALINE algorithm (12), (14) and (21) is executed and the weights of the ADALINE network is updated. Furthermore, a control signal is calculated based on the estimated parameters.

To implement the PID algorithm, we used the incremental algorithm proposed in [17]. A PID controller in the discrete-time domain can be written as

\[
u(k) = K_p e(k) + K_i \sum_{j=0}^{k} e(j) + K_d (e(k) - e(k-1)) \tag{22}\]

where \(e(k)\) is the error signal between the desired angular velocity of the DC motor and the measured signal from the encoder. The control signal can also be represented by a correction signal term \(\Delta u(k)\) plus the control signal at the previous sampling step \(k-1\),

\[
u(k-1) = K_p e(k-1) + K_i \sum_{j=0}^{k-1} e(j) + K_d (e(k-1) - e(k-2)) \tag{23}\]

By subtracting (23) from (22), we have

\[
\Delta u(k) = u(k) - u(k-1) \\
= K_p (e(k) - e(k-1)) - K_p e(k) \\
+ K_i (e(k) - 2e(k-1) + e(k-2)) \\
+ K_d (e(k) + e(k-1) - 2e(k-2)) \
= K_p e(k) + K_i e(k) + K_d (e(k-1) + e(k-2)) \tag{24}\]

where

\[
K_p = K_p + K_i + K_d \\
K_i = -K_p - 2K_d \\
K_d = K_d \]

Thus, the current control output is

\[
u(k) = u(k-1) + K_p e(k) + K_i e(k-1) + K_d e(k-2) \tag{25}\]

The incremental algorithm (25) can avoid the accumulation of all past errors and therefore realize smooth status transition since the current control signal is based on the last control signal and the correction signal.

With the above algorithm, at each sampling instant, after the weights of the ADALINE network is updated, the PID gains \(K_p\), \(K_i\) and \(K_d\) will be calculated using (11). Finally, (24) and (25) will be employed to achieve the current control signal. The control signal is the voltage signal required to drive the DC motor at a desired angular velocity. Based on the ratio between the voltage signal and its corresponding duty cycle value, the duty cycle signal can be obtained. For implementation, the range of the duty cycle value is chosen from 0 to 255, i.e. the PWM signal has 8-bit resolution.

IV. EXPERIMENT

A permanent magnetic DC motor is used in the experiment. The armature inductance and resistor are 0.002H and 25Ω, respectively. As discussed in Section III, the encoder counter and the corresponding digital filter as well as the PWM module are designed and downloaded onto the SPARTAN II FPGA chip. And the ADALINE network and control algorithm are computed in the PIC18F452 microcontroller. In addition to the hardware, the remaining components to implement the closed-loop control system includes (a) A power amplifier to amplify the voltage required by the DC motor. The value of the voltage is controlled by the PWM module. In this respect, we use the SN754410 quadruple half-H driver to adjust the voltage from 5volts to 12volts. (b) An encoder to provide the measurement of the angular velocity of the DC motor. The HRPG series optical encoder from Agilent Technologies was incorporated into the hardware architecture. The encoder provides 32-pulse TTL compatible digital signal. By XORing two output channels signals, we can obtain 64 pulses per revolution.

All experiments were performed using the XSA-200 board V1.3 from XESS Corporation [18]. The board contains a 200-Kgate Xilinx Spartan-II as a main repository of programmable logic; a Xilinx XC9500XL CPLD used to manage the configuration of the FPGA to communicate with a host computer; a 256Mbit SDRAM for volatile data storage and 100MHz oscillator as a on-chip master clock. The configuration bitstream can be downloaded via parallel port using the GXSLOAD facility.

Before the experiment, each hardware design box which is depicted in Figure 4 was tested independently to ensure their functional correctness. The ModelSim Simulator from Mentor Graphics, Inc, was employed to verify the VHDL codes. After the verification, the Xilinx synthesis tool was used for the synthesis. For the block diagram shown in Figure 4, the hardware resources used to implement the design is listed in Table
II, (the percentage of resource used over each of total resources is shown in parenthesis.) Notice that the implementation consumes very few resources.

<table>
<thead>
<tr>
<th>Slice</th>
<th>LUT</th>
<th>Flip-Flop</th>
<th>Bonded IOBs</th>
<th>Clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>79(3%)</td>
<td>77(2%)</td>
<td>77(1%)</td>
<td>31(17%)</td>
<td>100MHz</td>
</tr>
</tbody>
</table>

The PIC18F452 microcontroller, which has 16-bit instructions and an 8-bit data path, was configured with a 10MHz oscillator and parallel inputs and outputs. The designed ADALINE algorithm and PID controller were written in the Embedded C code under MPLAD IDE environment and compiled by CCS C compiler from CCS Inc. The generated machine code was downloaded to the PIC18F452 chip via the hyper terminal on Windows operating system, the RS232 serial port and MAX232 signal conversion chip. After compiling the source code, the generated machine code uses 5.2Kbyte flash memory and 1.5Kbyte RAM. Compared to the microcontroller’s resources, i.e. 32K byte flash memory and 1.5K byte RAM, we still have room to modify the adaptive control algorithm. For the program provided in Section III, it took about 10 milliseconds to complete the computation.

For the experiment, the initial parameters for the weights were still chosen as \( w = [0 \ 1] \); the desired trajectory switched between 0RPM and 420RPM with a time period of 10.06632 seconds. The Timer1 rollover interrupt feature provided by the PIC18F452 microcontroller is used to generate the squared waveform.

Figures 6 and 7 show the experimental results. The results provide us some information that can not be obtained from a pure software simulation. First, the response of the motor angular velocity has a larger undershoot at the first two seconds. This indicates the initial values of weights in the ADALINE algorithm may be far from the real parameters of the DC motor. However, the algorithm can make the weights converge quickly to the real parameters. Second, the output response of the angular velocity for the real-world test is faster than that in software simulation. (See Figure 6, the time between 21 second and 23 second.) This can be contributed by the nonlinearities of the motor system which were not included in the mathematical model. Third, the measurement noise can be observed from the measured data. The observation suggests the hardware simulation test bed constructed by the FPGA chip and the microcontroller can be an ideal facility for us to check whether a developed adaptive control algorithm is sensitive to the imperfection of sensors and furthermore a proper sensor can be chosen for the control algorithm. Forth, the effect of the dominant pole is more obvious in hardware implementation than that in pure software simulation. Figure 3 shows the control signal oscillates 20% over the final steady value when the output of the angular velocity at the transient phase. However, in Figure 7, the control signal varies in the range of 35% around the final steady value when the set point is switched from 0 to 450 counts per second.

Overall, even though the accuracy of the encoder is low, yet there is little fluctuation of the output when the angular velocity of the motor follows the desired trajectory, the ADALINE based adaptive controller works satisfactorily.

V. ADVANTAGES OF HARDWARE AND SOFTWARE CO-DESIGN

Compare to traditional control system designs, the hardware and software co-design implementation approach enjoys the following advantages: (1) Because the FPGA chip is used to process the measured signal from a sensor and generate the PWM signal, the microcontroller is released from handling unexpected interrupts due to the CCP module capturing signals and calculating PWM signals. Instead, it can focus on complicated algorithm for signal processing and control signal synthesis. The resultant software management and timing programming are easy to be dealt with. (2) The approach helps saving some resources of the microcontroller. For example, a multi-channel encoder may require multi-channel capturers or accumulators in a microcontroller to capture the pulse inputs. Thus, the cost for the microcontrollers with more resources will be more expensive. In our co-design implementation, only parallel ports of the microcontroller were employed to transfer data between the microcontroller and the FPGA chip. Most required functions are implemented using the FPGA chip via a hardware approach. Furthermore, in terms of hardware design, the hardware description language and the FPGA chips provide convenient tools to construct extra desirable features for a project, for example, creating multi-channel input signal capturers or multi-channel PMW signal generators, etc. (3) Programming with a microcontroller frees one from trivial and low-level floating-point computation on an FPGA chip, which has been proved to be less efficient and more time consuming. In particular, for control algorithms that are highly dependent on floating-point arithmetic to guarantee the accuracy or require serial signal processing, using a microprocessor as an IP core in a system is a reasonable tradeoff between design time and design cost.

VI. CONCLUSIONS

In this paper, we designed and implemented an adaptive PID controller for the closed-loop control of a permanent magnetic DC motor. The online identification of the system parameters was implemented using the PIC18F452 microcontroller. And the hardware to process the encoder signal and generate the PWM pulses was implemented using the Xilinx FPGA chip -- - SPARTAN II. The angular velocity trajectory obtained from our experiments verified the functional correctness of the hardware and software co-design implementation.
Performance tests using our hardware and software co-implementation approach shows that the simple platform can be an ideal environment to test advanced control system designs. Comparing to using microcontroller or FPGA alone, the blend of microcontroller and FPGA as proposed in this paper reduces the amount of resources for either the microcontroller or the FPGA chip. Moreover, it can be used to test very high speed control systems due to the extraordinary parallel computing performance provided by the FPGA chip.

REFERENCES


Shouling He received her Ph.D. degree in electrical engineering from the University of Erlangen-Nuremberg, Germany, in 2001. Since 2002, she has been an assistant professor in the Department of Electrical, Computer and Software Engineering at Penn State Erie, Erie, PA. Her current research interests include hardware and software co-design for real-time control system; neural networks, nonlinear system analysis, modeling and simulation.

Xuping Xu was born in Shanghai, China, in 1974. He received the B.S. degrees in electrical engineering and applied mathematics from Shanghai Jiao Tong University, Shanghai, China, in 1995. He received the M.S. degrees in electrical engineering and applied mathematics, and the Ph.D. degree in electrical engineering from the University of Notre Dame, Notre Dame, IN, in 1998, 1999, and 2001, respectively.

From 2001 to 2007, he was an assistant professor in the Department of Electrical and Computer Engineering at Penn State Erie, Erie, PA. From July 2007, he has been an associate professor in the same department. His current research interests include stability and optimal control of hybrid and switched systems, discrete event systems, and autonomous intelligent systems. Dr. Xu is an associate editor on the Conference Editorial Eoard of the IEEE Control Systems Society.